Non puoi selezionare più di 25 argomenti Gli argomenti devono iniziare con una lettera o un numero, possono includere trattini ('-') e possono essere lunghi fino a 35 caratteri.
 
 
 

281 righe
8.3 KiB

  1. /*
  2. * Copyright (c) 2015-2016, Freescale Semiconductor, Inc.
  3. * Copyright 2016-2019 NXP
  4. * All rights reserved.
  5. *
  6. * SPDX-License-Identifier: BSD-3-Clause
  7. */
  8. #include "fsl_common.h"
  9. #define SDK_MEM_MAGIC_NUMBER 12345U
  10. typedef struct _mem_align_control_block
  11. {
  12. uint16_t identifier; /*!< Identifier for the memory control block. */
  13. uint16_t offset; /*!< offset from aligned address to real address */
  14. } mem_align_cb_t;
  15. /* Component ID definition, used by tools. */
  16. #ifndef FSL_COMPONENT_ID
  17. #define FSL_COMPONENT_ID "platform.drivers.common"
  18. #endif
  19. #ifndef __GIC_PRIO_BITS
  20. #if defined(ENABLE_RAM_VECTOR_TABLE)
  21. uint32_t InstallIRQHandler(IRQn_Type irq, uint32_t irqHandler)
  22. {
  23. /* Addresses for VECTOR_TABLE and VECTOR_RAM come from the linker file */
  24. #if defined(__CC_ARM) || defined(__ARMCC_VERSION)
  25. extern uint32_t Image$$VECTOR_ROM$$Base[];
  26. extern uint32_t Image$$VECTOR_RAM$$Base[];
  27. extern uint32_t Image$$RW_m_data$$Base[];
  28. #define __VECTOR_TABLE Image$$VECTOR_ROM$$Base
  29. #define __VECTOR_RAM Image$$VECTOR_RAM$$Base
  30. #define __RAM_VECTOR_TABLE_SIZE (((uint32_t)Image$$RW_m_data$$Base - (uint32_t)Image$$VECTOR_RAM$$Base))
  31. #elif defined(__ICCARM__)
  32. extern uint32_t __RAM_VECTOR_TABLE_SIZE[];
  33. extern uint32_t __VECTOR_TABLE[];
  34. extern uint32_t __VECTOR_RAM[];
  35. #elif defined(__GNUC__)
  36. extern uint32_t __VECTOR_TABLE[];
  37. extern uint32_t __VECTOR_RAM[];
  38. extern uint32_t __RAM_VECTOR_TABLE_SIZE_BYTES[];
  39. uint32_t __RAM_VECTOR_TABLE_SIZE = (uint32_t)(__RAM_VECTOR_TABLE_SIZE_BYTES);
  40. #endif /* defined(__CC_ARM) || defined(__ARMCC_VERSION) */
  41. uint32_t n;
  42. uint32_t ret;
  43. uint32_t irqMaskValue;
  44. irqMaskValue = DisableGlobalIRQ();
  45. if (SCB->VTOR != (uint32_t)__VECTOR_RAM)
  46. {
  47. /* Copy the vector table from ROM to RAM */
  48. for (n = 0; n < ((uint32_t)__RAM_VECTOR_TABLE_SIZE) / sizeof(uint32_t); n++)
  49. {
  50. __VECTOR_RAM[n] = __VECTOR_TABLE[n];
  51. }
  52. /* Point the VTOR to the position of vector table */
  53. SCB->VTOR = (uint32_t)__VECTOR_RAM;
  54. }
  55. ret = __VECTOR_RAM[irq + 16];
  56. /* make sure the __VECTOR_RAM is noncachable */
  57. __VECTOR_RAM[irq + 16] = irqHandler;
  58. EnableGlobalIRQ(irqMaskValue);
  59. SDK_ISR_EXIT_BARRIER;
  60. return ret;
  61. }
  62. #endif /* ENABLE_RAM_VECTOR_TABLE. */
  63. #endif /* __GIC_PRIO_BITS. */
  64. #if (defined(FSL_FEATURE_SOC_SYSCON_COUNT) && (FSL_FEATURE_SOC_SYSCON_COUNT > 0))
  65. #if !(defined(FSL_FEATURE_SYSCON_STARTER_DISCONTINUOUS) && FSL_FEATURE_SYSCON_STARTER_DISCONTINUOUS)
  66. void EnableDeepSleepIRQ(IRQn_Type interrupt)
  67. {
  68. uint32_t intNumber = (uint32_t)interrupt;
  69. uint32_t index = 0;
  70. while (intNumber >= 32u)
  71. {
  72. index++;
  73. intNumber -= 32u;
  74. }
  75. SYSCON->STARTERSET[index] = 1u << intNumber;
  76. EnableIRQ(interrupt); /* also enable interrupt at NVIC */
  77. }
  78. void DisableDeepSleepIRQ(IRQn_Type interrupt)
  79. {
  80. uint32_t intNumber = (uint32_t)interrupt;
  81. DisableIRQ(interrupt); /* also disable interrupt at NVIC */
  82. uint32_t index = 0;
  83. while (intNumber >= 32u)
  84. {
  85. index++;
  86. intNumber -= 32u;
  87. }
  88. SYSCON->STARTERCLR[index] = 1u << intNumber;
  89. }
  90. #endif /* FSL_FEATURE_SYSCON_STARTER_DISCONTINUOUS */
  91. #endif /* FSL_FEATURE_SOC_SYSCON_COUNT */
  92. void *SDK_Malloc(size_t size, size_t alignbytes)
  93. {
  94. mem_align_cb_t *p_cb = NULL;
  95. uint32_t alignedsize = SDK_SIZEALIGN(size, alignbytes) + alignbytes + sizeof(mem_align_cb_t);
  96. union
  97. {
  98. void *pointer_value;
  99. uint32_t unsigned_value;
  100. } p_align_addr, p_addr;
  101. p_addr.pointer_value = malloc(alignedsize);
  102. if (p_addr.pointer_value == NULL)
  103. {
  104. return NULL;
  105. }
  106. p_align_addr.unsigned_value = SDK_SIZEALIGN(p_addr.unsigned_value + sizeof(mem_align_cb_t), alignbytes);
  107. p_cb = (mem_align_cb_t *)(p_align_addr.unsigned_value - 4U);
  108. p_cb->identifier = SDK_MEM_MAGIC_NUMBER;
  109. p_cb->offset = (uint16_t)(p_align_addr.unsigned_value - p_addr.unsigned_value);
  110. return p_align_addr.pointer_value;
  111. }
  112. void SDK_Free(void *ptr)
  113. {
  114. union
  115. {
  116. void *pointer_value;
  117. uint32_t unsigned_value;
  118. } p_free;
  119. p_free.pointer_value = ptr;
  120. mem_align_cb_t *p_cb = (mem_align_cb_t *)(p_free.unsigned_value - 4U);
  121. if (p_cb->identifier != SDK_MEM_MAGIC_NUMBER)
  122. {
  123. return;
  124. }
  125. p_free.unsigned_value = p_free.unsigned_value - p_cb->offset;
  126. free(p_free.pointer_value);
  127. }
  128. /*!
  129. * @brief Delay function bases on while loop, every loop includes three instructions.
  130. *
  131. * @param count Counts of loop needed for dalay.
  132. */
  133. #if defined(SDK_DELAY_USE_DWT) && defined(DWT)
  134. void enableCpuCycleCounter(void)
  135. {
  136. /* Make sure the DWT trace fucntion is enabled. */
  137. if (CoreDebug_DEMCR_TRCENA_Msk != (CoreDebug_DEMCR_TRCENA_Msk & CoreDebug->DEMCR))
  138. {
  139. CoreDebug->DEMCR |= CoreDebug_DEMCR_TRCENA_Msk;
  140. }
  141. /* CYCCNT not supported on this device. */
  142. assert(DWT_CTRL_NOCYCCNT_Msk != (DWT->CTRL & DWT_CTRL_NOCYCCNT_Msk));
  143. /* Read CYCCNT directly if CYCCENT has already been enabled, otherwise enable CYCCENT first. */
  144. if (DWT_CTRL_CYCCNTENA_Msk != (DWT_CTRL_CYCCNTENA_Msk & DWT->CTRL))
  145. {
  146. DWT->CTRL |= DWT_CTRL_CYCCNTENA_Msk;
  147. }
  148. }
  149. uint32_t getCpuCycleCount(void)
  150. {
  151. return DWT->CYCCNT;
  152. }
  153. #elif defined __XCC__
  154. extern uint32_t xthal_get_ccount(void);
  155. void enableCpuCycleCounter(void)
  156. {
  157. /* do nothing */
  158. }
  159. uint32_t getCpuCycleCount(void)
  160. {
  161. return xthal_get_ccount();
  162. }
  163. #endif
  164. #ifndef __XCC__
  165. #if (!defined(SDK_DELAY_USE_DWT)) || (!defined(DWT))
  166. #if defined(__CC_ARM) /* This macro is arm v5 specific */
  167. /* clang-format off */
  168. __ASM static void DelayLoop(uint32_t count)
  169. {
  170. loop
  171. SUBS R0, R0, #1
  172. CMP R0, #0
  173. BNE loop
  174. BX LR
  175. }
  176. /* clang-format on */
  177. #elif defined(__ARMCC_VERSION) || defined(__ICCARM__) || defined(__GNUC__)
  178. /* Cortex-M0 has a smaller instruction set, SUBS isn't supported in thumb-16 mode reported from __GNUC__ compiler,
  179. * use SUB and CMP here for compatibility */
  180. static void DelayLoop(uint32_t count)
  181. {
  182. __ASM volatile(" MOV R0, %0" : : "r"(count));
  183. __ASM volatile(
  184. "loop: \n"
  185. #if defined(__GNUC__) && !defined(__ARMCC_VERSION)
  186. " SUB R0, R0, #1 \n"
  187. #else
  188. " SUBS R0, R0, #1 \n"
  189. #endif
  190. " CMP R0, #0 \n"
  191. " BNE loop \n");
  192. }
  193. #endif /* defined(__CC_ARM) */
  194. #endif /* (!defined(SDK_DELAY_USE_DWT)) || (!defined(DWT)) */
  195. #endif /* __XCC__ */
  196. /*!
  197. * @brief Delay at least for some time.
  198. * Please note that, if not uses DWT, this API will use while loop for delay, different run-time environments have
  199. * effect on the delay time. If precise delay is needed, please enable DWT delay. The two parmeters delay_us and
  200. * coreClock_Hz have limitation. For example, in the platform with 1GHz coreClock_Hz, the delay_us only supports
  201. * up to 4294967 in current code. If long time delay is needed, please implement a new delay function.
  202. *
  203. * @param delay_us Delay time in unit of microsecond.
  204. * @param coreClock_Hz Core clock frequency with Hz.
  205. */
  206. void SDK_DelayAtLeastUs(uint32_t delay_us, uint32_t coreClock_Hz)
  207. {
  208. assert(0U != delay_us);
  209. uint64_t count = USEC_TO_COUNT(delay_us, coreClock_Hz);
  210. assert(count <= UINT32_MAX);
  211. #if defined(SDK_DELAY_USE_DWT) && defined(DWT) || (defined __XCC__) /* Use DWT for better accuracy */
  212. enableCpuCycleCounter();
  213. /* Calculate the count ticks. */
  214. count += getCpuCycleCount();
  215. if (count > UINT32_MAX)
  216. {
  217. count -= UINT32_MAX;
  218. /* Wait for cyccnt overflow. */
  219. while (count < getCpuCycleCount())
  220. {
  221. }
  222. }
  223. /* Wait for cyccnt reach count value. */
  224. while (count > getCpuCycleCount())
  225. {
  226. }
  227. #else
  228. /* Divide value may be different in various environment to ensure delay is precise.
  229. * Every loop count includes three instructions, due to Cortex-M7 sometimes executes
  230. * two instructions in one period, through test here set divide 1.5. Other M cores use
  231. * divide 4. By the way, divide 1.5 or 4 could let the count lose precision, but it does
  232. * not matter because other instructions outside while loop is enough to fill the time.
  233. */
  234. #if (__CORTEX_M == 7)
  235. count = count / 3U * 2U;
  236. #else
  237. count = count / 4U;
  238. #endif
  239. DelayLoop((uint32_t)count);
  240. #endif /* defined(SDK_DELAY_USE_DWT) && defined(DWT) || (defined __XCC__) */
  241. }